TYPE | DESCRIPTION |
---|
Number of Pins | 20 Pin |
Supply Voltage (DC) | 2.00 V to 5.50 V |
Case/Package | TSSOP |
Number of Outputs | 8 Output |
Output Current | 16.0 mA |
Number of Bits | 8 Bit |
Voltage Nodes | 5.00 V, 3.30 V, 2.50 V |
TYPE | DESCRIPTION |
---|
Product Lifecycle Status | Active |
The SN74LV573APW is an octal transparent D-type Latch with 3-state outputs. It is designed for 2 to 5.5V VCC operation. It features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers and working registers. While the LE input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pull-up components.
● Support mixed-mode voltage operation on all ports
● Ioff Supports partial-power-down mode operation
● Latch-up performance exceeds 250mA per JESD 17
● Green product and no Sb/Br
TI
OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTSo
TI
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP T/R
TI
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP Tube
TI
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP T/R
TI
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP T/R
TI
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP T/R
TI
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP Tube
TI
Latch Transparent 3-ST 8CH D-Type 20Pin SOIC T/R
TI
Latch Transparent 3-ST 8CH D-Type 20Pin SOIC Tube
TI
Latch Transparent 3-ST 8CH D-Type 20Pin SSOP T/R
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.