TYPE | DESCRIPTION |
---|
Mounting Style | Surface Mount |
Frequency | 1.00 GHz |
Number of Pins | 32 Pin |
Supply Voltage (DC) | 3.00 V (min) |
Case/Package | SOIC-W |
Halogen Free Status | Halogen Free |
Number of Outputs | 5 Output |
Supply Current | 32.0 mA |
Number of Circuits | 1 Circuit |
Input Current | 32.0 mA |
TYPE | DESCRIPTION |
---|
Product Lifecycle Status | Active |
Packaging | Tube |
The MC100LVEL14DWG is a 1:5 low skew Clock Distribution Chip designed explicitly for low skew clock distribution applications. The device can be driven by either a differential or single-ended ECL or if positive power supplies are used, PECL input signal. The LVEL14 is functionally and pin compatible with the EL14 but is designed to operate in ECL or PECL mode. The LVEL14 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When low (or left open and pulled LOW by the input pull-down resistor) the SEL pin will select the differential clock input. The common enable (EN) is synchronous so that the outputs will only be enabled/disabled when they are already in the low state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control.
● Synchronous enable/disable
● Multiplexed clock input
● Contains temperature compensation
● Internal input pull-down resistors on CLK
● Q output will default low with inputs open or at VEE
● 50ps Output-to-output skew
ON Semiconductor
7 Pages / 0.15 MByte
ON Semiconductor
6 Pages / 0.16 MByte
ON Semiconductor
2 Pages / 0.03 MByte
ON Semiconductor
7 Pages / 0.14 MByte
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.